mpu6050.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385
  1. #ifndef __MPU6050_H
  2. #define __MPU6050_H
  3. #include <stdint.h>
  4. #include <string.h>
  5. #include <stdbool.h>
  6. //模块的A0引脚接GND,IIC的7位地址为0x68,若接到VCC,需要改为0x69
  7. #define MPU6050_ADDR (0x68<<1)
  8. //#define MPU6050_SLAVE_ADDRESS (0x68<<1) //MPU6050器件读地址
  9. #define MPU6050_WHO_AM_I 0x75
  10. #define MPU6050_SMPLRT_DIV 0 //8000Hz
  11. #define MPU6050_DLPF_CFG 0
  12. #define MPU6050_GYRO_OUT 0x43 //MPU6050陀螺仪数据寄存器地址
  13. #define MPU6050_ACC_OUT 0x3B //MPU6050加速度数据寄存器地址
  14. #define MPU6050_ADDRESS_AD0_LOW 0x68 // address pin low (GND), default for InvenSense evaluation board
  15. #define MPU6050_ADDRESS_AD0_HIGH 0x69 // address pin high (VCC)
  16. #define MPU6050_DEFAULT_ADDRESS MPU6050_ADDRESS_AD0_LOW
  17. #define MPU6050_RA_XG_OFFS_TC 0x00 //[7] PWR_MODE, [6:1] XG_OFFS_TC, [0] OTP_BNK_VLD
  18. #define MPU6050_RA_YG_OFFS_TC 0x01 //[7] PWR_MODE, [6:1] YG_OFFS_TC, [0] OTP_BNK_VLD
  19. #define MPU6050_RA_ZG_OFFS_TC 0x02 //[7] PWR_MODE, [6:1] ZG_OFFS_TC, [0] OTP_BNK_VLD
  20. #define MPU6050_RA_X_FINE_GAIN 0x03 //[7:0] X_FINE_GAIN
  21. #define MPU6050_RA_Y_FINE_GAIN 0x04 //[7:0] Y_FINE_GAIN
  22. #define MPU6050_RA_Z_FINE_GAIN 0x05 //[7:0] Z_FINE_GAIN
  23. #define MPU6050_RA_XA_OFFS_H 0x06 //[15:0] XA_OFFS
  24. #define MPU6050_RA_XA_OFFS_L_TC 0x07
  25. #define MPU6050_RA_YA_OFFS_H 0x08 //[15:0] YA_OFFS
  26. #define MPU6050_RA_YA_OFFS_L_TC 0x09
  27. #define MPU6050_RA_ZA_OFFS_H 0x0A //[15:0] ZA_OFFS
  28. #define MPU6050_RA_ZA_OFFS_L_TC 0x0B
  29. #define MPU6050_RA_XG_OFFS_USRH 0x13 //[15:0] XG_OFFS_USR
  30. #define MPU6050_RA_XG_OFFS_USRL 0x14
  31. #define MPU6050_RA_YG_OFFS_USRH 0x15 //[15:0] YG_OFFS_USR
  32. #define MPU6050_RA_YG_OFFS_USRL 0x16
  33. #define MPU6050_RA_ZG_OFFS_USRH 0x17 //[15:0] ZG_OFFS_USR
  34. #define MPU6050_RA_ZG_OFFS_USRL 0x18
  35. #define MPU6050_RA_SMPLRT_DIV 0x19
  36. #define MPU6050_RA_CONFIG 0x1A
  37. #define MPU6050_RA_GYRO_CONFIG 0x1B
  38. #define MPU6050_RA_ACCEL_CONFIG 0x1C
  39. #define MPU6050_RA_FF_THR 0x1D
  40. #define MPU6050_RA_FF_DUR 0x1E
  41. #define MPU6050_RA_MOT_THR 0x1F
  42. #define MPU6050_RA_MOT_DUR 0x20
  43. #define MPU6050_RA_ZRMOT_THR 0x21
  44. #define MPU6050_RA_ZRMOT_DUR 0x22
  45. #define MPU6050_RA_FIFO_EN 0x23
  46. #define MPU6050_RA_I2C_MST_CTRL 0x24
  47. #define MPU6050_RA_I2C_SLV0_ADDR 0x25
  48. #define MPU6050_RA_I2C_SLV0_REG 0x26
  49. #define MPU6050_RA_I2C_SLV0_CTRL 0x27
  50. #define MPU6050_RA_I2C_SLV1_ADDR 0x28
  51. #define MPU6050_RA_I2C_SLV1_REG 0x29
  52. #define MPU6050_RA_I2C_SLV1_CTRL 0x2A
  53. #define MPU6050_RA_I2C_SLV2_ADDR 0x2B
  54. #define MPU6050_RA_I2C_SLV2_REG 0x2C
  55. #define MPU6050_RA_I2C_SLV2_CTRL 0x2D
  56. #define MPU6050_RA_I2C_SLV3_ADDR 0x2E
  57. #define MPU6050_RA_I2C_SLV3_REG 0x2F
  58. #define MPU6050_RA_I2C_SLV3_CTRL 0x30
  59. #define MPU6050_RA_I2C_SLV4_ADDR 0x31
  60. #define MPU6050_RA_I2C_SLV4_REG 0x32
  61. #define MPU6050_RA_I2C_SLV4_DO 0x33
  62. #define MPU6050_RA_I2C_SLV4_CTRL 0x34
  63. #define MPU6050_RA_I2C_SLV4_DI 0x35
  64. #define MPU6050_RA_I2C_MST_STATUS 0x36
  65. #define MPU6050_RA_INT_PIN_CFG 0x37
  66. #define MPU6050_RA_INT_ENABLE 0x38
  67. #define MPU6050_RA_DMP_INT_STATUS 0x39
  68. #define MPU6050_RA_INT_STATUS 0x3A
  69. #define MPU6050_RA_ACCEL_XOUT_H 0x3B
  70. #define MPU6050_RA_ACCEL_XOUT_L 0x3C
  71. #define MPU6050_RA_ACCEL_YOUT_H 0x3D
  72. #define MPU6050_RA_ACCEL_YOUT_L 0x3E
  73. #define MPU6050_RA_ACCEL_ZOUT_H 0x3F
  74. #define MPU6050_RA_ACCEL_ZOUT_L 0x40
  75. #define MPU6050_RA_TEMP_OUT_H 0x41
  76. #define MPU6050_RA_TEMP_OUT_L 0x42
  77. #define MPU6050_RA_GYRO_XOUT_H 0x43
  78. #define MPU6050_RA_GYRO_XOUT_L 0x44
  79. #define MPU6050_RA_GYRO_YOUT_H 0x45
  80. #define MPU6050_RA_GYRO_YOUT_L 0x46
  81. #define MPU6050_RA_GYRO_ZOUT_H 0x47
  82. #define MPU6050_RA_GYRO_ZOUT_L 0x48
  83. #define MPU6050_RA_EXT_SENS_DATA_00 0x49
  84. #define MPU6050_RA_EXT_SENS_DATA_01 0x4A
  85. #define MPU6050_RA_EXT_SENS_DATA_02 0x4B
  86. #define MPU6050_RA_EXT_SENS_DATA_03 0x4C
  87. #define MPU6050_RA_EXT_SENS_DATA_04 0x4D
  88. #define MPU6050_RA_EXT_SENS_DATA_05 0x4E
  89. #define MPU6050_RA_EXT_SENS_DATA_06 0x4F
  90. #define MPU6050_RA_EXT_SENS_DATA_07 0x50
  91. #define MPU6050_RA_EXT_SENS_DATA_08 0x51
  92. #define MPU6050_RA_EXT_SENS_DATA_09 0x52
  93. #define MPU6050_RA_EXT_SENS_DATA_10 0x53
  94. #define MPU6050_RA_EXT_SENS_DATA_11 0x54
  95. #define MPU6050_RA_EXT_SENS_DATA_12 0x55
  96. #define MPU6050_RA_EXT_SENS_DATA_13 0x56
  97. #define MPU6050_RA_EXT_SENS_DATA_14 0x57
  98. #define MPU6050_RA_EXT_SENS_DATA_15 0x58
  99. #define MPU6050_RA_EXT_SENS_DATA_16 0x59
  100. #define MPU6050_RA_EXT_SENS_DATA_17 0x5A
  101. #define MPU6050_RA_EXT_SENS_DATA_18 0x5B
  102. #define MPU6050_RA_EXT_SENS_DATA_19 0x5C
  103. #define MPU6050_RA_EXT_SENS_DATA_20 0x5D
  104. #define MPU6050_RA_EXT_SENS_DATA_21 0x5E
  105. #define MPU6050_RA_EXT_SENS_DATA_22 0x5F
  106. #define MPU6050_RA_EXT_SENS_DATA_23 0x60
  107. #define MPU6050_RA_MOT_DETECT_STATUS 0x61
  108. #define MPU6050_RA_I2C_SLV0_DO 0x63
  109. #define MPU6050_RA_I2C_SLV1_DO 0x64
  110. #define MPU6050_RA_I2C_SLV2_DO 0x65
  111. #define MPU6050_RA_I2C_SLV3_DO 0x66
  112. #define MPU6050_RA_I2C_MST_DELAY_CTRL 0x67
  113. #define MPU6050_RA_SIGNAL_PATH_RESET 0x68
  114. #define MPU6050_RA_MOT_DETECT_CTRL 0x69
  115. #define MPU6050_RA_USER_CTRL 0x6A
  116. #define MPU6050_RA_PWR_MGMT_1 0x6B
  117. #define MPU6050_RA_PWR_MGMT_2 0x6C
  118. #define MPU6050_RA_BANK_SEL 0x6D
  119. #define MPU6050_RA_MEM_START_ADDR 0x6E
  120. #define MPU6050_RA_MEM_R_W 0x6F
  121. #define MPU6050_RA_DMP_CFG_1 0x70
  122. #define MPU6050_RA_DMP_CFG_2 0x71
  123. #define MPU6050_RA_FIFO_COUNTH 0x72
  124. #define MPU6050_RA_FIFO_COUNTL 0x73
  125. #define MPU6050_RA_FIFO_R_W 0x74
  126. #define MPU6050_RA_WHO_AM_I 0x75
  127. #define MPU6050_TC_PWR_MODE_BIT 7
  128. #define MPU6050_TC_OFFSET_BIT 6
  129. #define MPU6050_TC_OFFSET_LENGTH 6
  130. #define MPU6050_TC_OTP_BNK_VLD_BIT 0
  131. #define MPU6050_VDDIO_LEVEL_VLOGIC 0
  132. #define MPU6050_VDDIO_LEVEL_VDD 1
  133. #define MPU6050_CFG_EXT_SYNC_SET_BIT 5
  134. #define MPU6050_CFG_EXT_SYNC_SET_LENGTH 3
  135. #define MPU6050_CFG_DLPF_CFG_BIT 2
  136. #define MPU6050_CFG_DLPF_CFG_LENGTH 3
  137. #define MPU6050_EXT_SYNC_DISABLED 0x0
  138. #define MPU6050_EXT_SYNC_TEMP_OUT_L 0x1
  139. #define MPU6050_EXT_SYNC_GYRO_XOUT_L 0x2
  140. #define MPU6050_EXT_SYNC_GYRO_YOUT_L 0x3
  141. #define MPU6050_EXT_SYNC_GYRO_ZOUT_L 0x4
  142. #define MPU6050_EXT_SYNC_ACCEL_XOUT_L 0x5
  143. #define MPU6050_EXT_SYNC_ACCEL_YOUT_L 0x6
  144. #define MPU6050_EXT_SYNC_ACCEL_ZOUT_L 0x7
  145. #define MPU6050_DLPF_BW_256 0x00
  146. #define MPU6050_DLPF_BW_188 0x01
  147. #define MPU6050_DLPF_BW_98 0x02
  148. #define MPU6050_DLPF_BW_42 0x03
  149. #define MPU6050_DLPF_BW_20 0x04
  150. #define MPU6050_DLPF_BW_10 0x05
  151. #define MPU6050_DLPF_BW_5 0x06
  152. #define MPU6050_GCONFIG_FS_SEL_BIT 4
  153. #define MPU6050_GCONFIG_FS_SEL_LENGTH 2
  154. #define MPU6050_GYRO_FS_250 0x00
  155. #define MPU6050_GYRO_FS_500 0x01
  156. #define MPU6050_GYRO_FS_1000 0x02
  157. #define MPU6050_GYRO_FS_2000 0x03
  158. #define MPU6050_ACONFIG_XA_ST_BIT 7
  159. #define MPU6050_ACONFIG_YA_ST_BIT 6
  160. #define MPU6050_ACONFIG_ZA_ST_BIT 5
  161. #define MPU6050_ACONFIG_AFS_SEL_BIT 4
  162. #define MPU6050_ACONFIG_AFS_SEL_LENGTH 2
  163. #define MPU6050_ACONFIG_ACCEL_HPF_BIT 2
  164. #define MPU6050_ACONFIG_ACCEL_HPF_LENGTH 3
  165. #define MPU6050_ACCEL_FS_2 0x00
  166. #define MPU6050_ACCEL_FS_4 0x01
  167. #define MPU6050_ACCEL_FS_8 0x02
  168. #define MPU6050_ACCEL_FS_16 0x03
  169. #define MPU6050_DHPF_RESET 0x00
  170. #define MPU6050_DHPF_5 0x01
  171. #define MPU6050_DHPF_2P5 0x02
  172. #define MPU6050_DHPF_1P25 0x03
  173. #define MPU6050_DHPF_0P63 0x04
  174. #define MPU6050_DHPF_HOLD 0x07
  175. #define MPU6050_TEMP_FIFO_EN_BIT 7
  176. #define MPU6050_XG_FIFO_EN_BIT 6
  177. #define MPU6050_YG_FIFO_EN_BIT 5
  178. #define MPU6050_ZG_FIFO_EN_BIT 4
  179. #define MPU6050_ACCEL_FIFO_EN_BIT 3
  180. #define MPU6050_SLV2_FIFO_EN_BIT 2
  181. #define MPU6050_SLV1_FIFO_EN_BIT 1
  182. #define MPU6050_SLV0_FIFO_EN_BIT 0
  183. #define MPU6050_MULT_MST_EN_BIT 7
  184. #define MPU6050_WAIT_FOR_ES_BIT 6
  185. #define MPU6050_SLV_3_FIFO_EN_BIT 5
  186. #define MPU6050_I2C_MST_P_NSR_BIT 4
  187. #define MPU6050_I2C_MST_CLK_BIT 3
  188. #define MPU6050_I2C_MST_CLK_LENGTH 4
  189. #define MPU6050_CLOCK_DIV_348 0x0
  190. #define MPU6050_CLOCK_DIV_333 0x1
  191. #define MPU6050_CLOCK_DIV_320 0x2
  192. #define MPU6050_CLOCK_DIV_308 0x3
  193. #define MPU6050_CLOCK_DIV_296 0x4
  194. #define MPU6050_CLOCK_DIV_286 0x5
  195. #define MPU6050_CLOCK_DIV_276 0x6
  196. #define MPU6050_CLOCK_DIV_267 0x7
  197. #define MPU6050_CLOCK_DIV_258 0x8
  198. #define MPU6050_CLOCK_DIV_500 0x9
  199. #define MPU6050_CLOCK_DIV_471 0xA
  200. #define MPU6050_CLOCK_DIV_444 0xB
  201. #define MPU6050_CLOCK_DIV_421 0xC
  202. #define MPU6050_CLOCK_DIV_400 0xD
  203. #define MPU6050_CLOCK_DIV_381 0xE
  204. #define MPU6050_CLOCK_DIV_364 0xF
  205. #define MPU6050_I2C_SLV_RW_BIT 7
  206. #define MPU6050_I2C_SLV_ADDR_BIT 6
  207. #define MPU6050_I2C_SLV_ADDR_LENGTH 7
  208. #define MPU6050_I2C_SLV_EN_BIT 7
  209. #define MPU6050_I2C_SLV_BYTE_SW_BIT 6
  210. #define MPU6050_I2C_SLV_REG_DIS_BIT 5
  211. #define MPU6050_I2C_SLV_GRP_BIT 4
  212. #define MPU6050_I2C_SLV_LEN_BIT 3
  213. #define MPU6050_I2C_SLV_LEN_LENGTH 4
  214. #define MPU6050_I2C_SLV4_RW_BIT 7
  215. #define MPU6050_I2C_SLV4_ADDR_BIT 6
  216. #define MPU6050_I2C_SLV4_ADDR_LENGTH 7
  217. #define MPU6050_I2C_SLV4_EN_BIT 7
  218. #define MPU6050_I2C_SLV4_INT_EN_BIT 6
  219. #define MPU6050_I2C_SLV4_REG_DIS_BIT 5
  220. #define MPU6050_I2C_SLV4_MST_DLY_BIT 4
  221. #define MPU6050_I2C_SLV4_MST_DLY_LENGTH 5
  222. #define MPU6050_MST_PASS_THROUGH_BIT 7
  223. #define MPU6050_MST_I2C_SLV4_DONE_BIT 6
  224. #define MPU6050_MST_I2C_LOST_ARB_BIT 5
  225. #define MPU6050_MST_I2C_SLV4_NACK_BIT 4
  226. #define MPU6050_MST_I2C_SLV3_NACK_BIT 3
  227. #define MPU6050_MST_I2C_SLV2_NACK_BIT 2
  228. #define MPU6050_MST_I2C_SLV1_NACK_BIT 1
  229. #define MPU6050_MST_I2C_SLV0_NACK_BIT 0
  230. #define MPU6050_INTCFG_INT_LEVEL_BIT 7
  231. #define MPU6050_INTCFG_INT_OPEN_BIT 6
  232. #define MPU6050_INTCFG_LATCH_INT_EN_BIT 5
  233. #define MPU6050_INTCFG_INT_RD_CLEAR_BIT 4
  234. #define MPU6050_INTCFG_FSYNC_INT_LEVEL_BIT 3
  235. #define MPU6050_INTCFG_FSYNC_INT_EN_BIT 2
  236. #define MPU6050_INTCFG_I2C_BYPASS_EN_BIT 1
  237. #define MPU6050_INTCFG_CLKOUT_EN_BIT 0
  238. #define MPU6050_INTMODE_ACTIVEHIGH 0x00
  239. #define MPU6050_INTMODE_ACTIVELOW 0x01
  240. #define MPU6050_INTDRV_PUSHPULL 0x00
  241. #define MPU6050_INTDRV_OPENDRAIN 0x01
  242. #define MPU6050_INTLATCH_50USPULSE 0x00
  243. #define MPU6050_INTLATCH_WAITCLEAR 0x01
  244. #define MPU6050_INTCLEAR_STATUSREAD 0x00
  245. #define MPU6050_INTCLEAR_ANYREAD 0x01
  246. #define MPU6050_INTERRUPT_FF_BIT 7
  247. #define MPU6050_INTERRUPT_MOT_BIT 6
  248. #define MPU6050_INTERRUPT_ZMOT_BIT 5
  249. #define MPU6050_INTERRUPT_FIFO_OFLOW_BIT 4
  250. #define MPU6050_INTERRUPT_I2C_MST_INT_BIT 3
  251. #define MPU6050_INTERRUPT_PLL_RDY_INT_BIT 2
  252. #define MPU6050_INTERRUPT_DMP_INT_BIT 1
  253. #define MPU6050_INTERRUPT_DATA_RDY_BIT 0
  254. // TODO: figure out what these actually do
  255. // UMPL source code is not very obivous
  256. #define MPU6050_DMPINT_5_BIT 5
  257. #define MPU6050_DMPINT_4_BIT 4
  258. #define MPU6050_DMPINT_3_BIT 3
  259. #define MPU6050_DMPINT_2_BIT 2
  260. #define MPU6050_DMPINT_1_BIT 1
  261. #define MPU6050_DMPINT_0_BIT 0
  262. #define MPU6050_MOTION_MOT_XNEG_BIT 7
  263. #define MPU6050_MOTION_MOT_XPOS_BIT 6
  264. #define MPU6050_MOTION_MOT_YNEG_BIT 5
  265. #define MPU6050_MOTION_MOT_YPOS_BIT 4
  266. #define MPU6050_MOTION_MOT_ZNEG_BIT 3
  267. #define MPU6050_MOTION_MOT_ZPOS_BIT 2
  268. #define MPU6050_MOTION_MOT_ZRMOT_BIT 0
  269. #define MPU6050_DELAYCTRL_DELAY_ES_SHADOW_BIT 7
  270. #define MPU6050_DELAYCTRL_I2C_SLV4_DLY_EN_BIT 4
  271. #define MPU6050_DELAYCTRL_I2C_SLV3_DLY_EN_BIT 3
  272. #define MPU6050_DELAYCTRL_I2C_SLV2_DLY_EN_BIT 2
  273. #define MPU6050_DELAYCTRL_I2C_SLV1_DLY_EN_BIT 1
  274. #define MPU6050_DELAYCTRL_I2C_SLV0_DLY_EN_BIT 0
  275. #define MPU6050_PATHRESET_GYRO_RESET_BIT 2
  276. #define MPU6050_PATHRESET_ACCEL_RESET_BIT 1
  277. #define MPU6050_PATHRESET_TEMP_RESET_BIT 0
  278. #define MPU6050_DETECT_ACCEL_ON_DELAY_BIT 5
  279. #define MPU6050_DETECT_ACCEL_ON_DELAY_LENGTH 2
  280. #define MPU6050_DETECT_FF_COUNT_BIT 3
  281. #define MPU6050_DETECT_FF_COUNT_LENGTH 2
  282. #define MPU6050_DETECT_MOT_COUNT_BIT 1
  283. #define MPU6050_DETECT_MOT_COUNT_LENGTH 2
  284. #define MPU6050_DETECT_DECREMENT_RESET 0x0
  285. #define MPU6050_DETECT_DECREMENT_1 0x1
  286. #define MPU6050_DETECT_DECREMENT_2 0x2
  287. #define MPU6050_DETECT_DECREMENT_4 0x3
  288. #define MPU6050_USERCTRL_DMP_EN_BIT 7
  289. #define MPU6050_USERCTRL_FIFO_EN_BIT 6
  290. #define MPU6050_USERCTRL_I2C_MST_EN_BIT 5
  291. #define MPU6050_USERCTRL_I2C_IF_DIS_BIT 4
  292. #define MPU6050_USERCTRL_DMP_RESET_BIT 3
  293. #define MPU6050_USERCTRL_FIFO_RESET_BIT 2
  294. #define MPU6050_USERCTRL_I2C_MST_RESET_BIT 1
  295. #define MPU6050_USERCTRL_SIG_COND_RESET_BIT 0
  296. #define MPU6050_PWR1_DEVICE_RESET_BIT 7
  297. #define MPU6050_PWR1_SLEEP_BIT 6
  298. #define MPU6050_PWR1_CYCLE_BIT 5
  299. #define MPU6050_PWR1_TEMP_DIS_BIT 3
  300. #define MPU6050_PWR1_CLKSEL_BIT 2
  301. #define MPU6050_PWR1_CLKSEL_LENGTH 3
  302. #define MPU6050_CLOCK_INTERNAL 0x00
  303. #define MPU6050_CLOCK_PLL_XGYRO 0x01
  304. #define MPU6050_CLOCK_PLL_YGYRO 0x02
  305. #define MPU6050_CLOCK_PLL_ZGYRO 0x03
  306. #define MPU6050_CLOCK_PLL_EXT32K 0x04
  307. #define MPU6050_CLOCK_PLL_EXT19M 0x05
  308. #define MPU6050_CLOCK_KEEP_RESET 0x07
  309. #define MPU6050_PWR2_LP_WAKE_CTRL_BIT 7
  310. #define MPU6050_PWR2_LP_WAKE_CTRL_LENGTH 2
  311. #define MPU6050_PWR2_STBY_XA_BIT 5
  312. #define MPU6050_PWR2_STBY_YA_BIT 4
  313. #define MPU6050_PWR2_STBY_ZA_BIT 3
  314. #define MPU6050_PWR2_STBY_XG_BIT 2
  315. #define MPU6050_PWR2_STBY_YG_BIT 1
  316. #define MPU6050_PWR2_STBY_ZG_BIT 0
  317. #define MPU6050_WAKE_FREQ_1P25 0x0
  318. #define MPU6050_WAKE_FREQ_2P5 0x1
  319. #define MPU6050_WAKE_FREQ_5 0x2
  320. #define MPU6050_WAKE_FREQ_10 0x3
  321. #define MPU6050_BANKSEL_PRFTCH_EN_BIT 6
  322. #define MPU6050_BANKSEL_CFG_USER_BANK_BIT 5
  323. #define MPU6050_BANKSEL_MEM_SEL_BIT 4
  324. #define MPU6050_BANKSEL_MEM_SEL_LENGTH 5
  325. #define MPU6050_WHO_AM_I_BIT 6
  326. #define MPU6050_WHO_AM_I_LENGTH 6
  327. #define MPU6050_DMP_MEMORY_BANKS 8
  328. #define MPU6050_DMP_MEMORY_BANK_SIZE 256
  329. #define MPU6050_DMP_MEMORY_CHUNK_SIZE 16
  330. void MPU6050_Init_reg(void);
  331. uint8_t MPU6050ReadID(void);
  332. int MPU6050ReadAcc(short *accData);
  333. int MPU6050ReadGyro(short *gyroData);
  334. int MPU6050ReadTemp(short *tempData);
  335. int MPU6050_ReturnTemp(float *Temperature);
  336. int mpu6050_get_reg_data(short *gyro, short *accel);
  337. #endif /*__MPU6050*/